DE2_audio

所属分类:VHDL/FPGA/Verilog
开发工具:VHDL
文件大小:4295KB
下载次数:42
上传日期:2010-11-08 15:20:03
上 传 者kudding1988
说明:  以DE2为平台,对输入的声音信号进行滤波,存储,播放等功能
(To DE2 as a platform for the voice signal filtering input, storage, playback and other functions)

文件列表:
DE2_audio\AUDIO_DAC.bsf (3150, 2009-11-13)
DE2_audio\AUDIO_DAC.v (9755, 2009-08-28)
DE2_audio\db\altsyncram_p132.tdf (106119, 2009-11-17)
DE2_audio\db\altsyncram_q7o1.tdf (2737, 2009-11-17)
DE2_audio\db\DE2_audio.db_info (137, 2009-08-19)
DE2_audio\db\DE2_Default.(0).cnf.cdb (20959, 2009-11-17)
DE2_audio\db\DE2_Default.(0).cnf.hdb (8115, 2009-11-17)
DE2_audio\db\DE2_Default.(1).cnf.cdb (1635, 2009-11-17)
DE2_audio\db\DE2_Default.(1).cnf.hdb (922, 2009-11-17)
DE2_audio\db\DE2_Default.(10).cnf.cdb (1394, 2009-11-17)
DE2_audio\db\DE2_Default.(10).cnf.hdb (521, 2009-11-17)
DE2_audio\db\DE2_Default.(11).cnf.cdb (21849, 2009-11-17)
DE2_audio\db\DE2_Default.(11).cnf.hdb (1995, 2009-11-17)
DE2_audio\db\DE2_Default.(12).cnf.cdb (12674, 2009-11-17)
DE2_audio\db\DE2_Default.(12).cnf.hdb (5431, 2009-11-17)
DE2_audio\db\DE2_Default.(13).cnf.cdb (12674, 2009-11-17)
DE2_audio\db\DE2_Default.(13).cnf.hdb (5431, 2009-11-17)
DE2_audio\db\DE2_Default.(14).cnf.cdb (212613, 2009-11-17)
DE2_audio\db\DE2_Default.(14).cnf.hdb (14310, 2009-11-17)
DE2_audio\db\DE2_Default.(15).cnf.cdb (31313, 2009-11-17)
DE2_audio\db\DE2_Default.(15).cnf.hdb (2358, 2009-11-17)
DE2_audio\db\DE2_Default.(16).cnf.cdb (12046, 2009-11-17)
DE2_audio\db\DE2_Default.(16).cnf.hdb (2514, 2009-11-17)
DE2_audio\db\DE2_Default.(17).cnf.cdb (6451, 2009-11-17)
DE2_audio\db\DE2_Default.(17).cnf.hdb (1563, 2009-11-17)
DE2_audio\db\DE2_Default.(18).cnf.cdb (3588, 2009-11-17)
DE2_audio\db\DE2_Default.(18).cnf.hdb (1418, 2009-11-17)
DE2_audio\db\DE2_Default.(19).cnf.cdb (8955, 2009-11-17)
DE2_audio\db\DE2_Default.(19).cnf.hdb (2088, 2009-11-17)
DE2_audio\db\DE2_Default.(2).cnf.cdb (1165, 2009-11-17)
DE2_audio\db\DE2_Default.(2).cnf.hdb (620, 2009-11-17)
DE2_audio\db\DE2_Default.(20).cnf.cdb (4072, 2009-11-17)
DE2_audio\db\DE2_Default.(20).cnf.hdb (1173, 2009-11-17)
DE2_audio\db\DE2_Default.(3).cnf.cdb (1749, 2009-11-17)
DE2_audio\db\DE2_Default.(3).cnf.hdb (948, 2009-11-17)
DE2_audio\db\DE2_Default.(4).cnf.cdb (2016, 2009-11-17)
DE2_audio\db\DE2_Default.(4).cnf.hdb (864, 2009-11-17)
DE2_audio\db\DE2_Default.(5).cnf.cdb (1135, 2009-11-17)
DE2_audio\db\DE2_Default.(5).cnf.hdb (538, 2009-11-17)
DE2_audio\db\DE2_Default.(6).cnf.cdb (13577, 2009-11-17)
... ...

DE2_Default ----------- This design is the initial design when the board is powered-up. It increments a counter and displays the value on the 7-segment displays and LEDs. An image is also displayed on the VGA port. Running the Design ------------------ 1) Launch the Quartus II software. 2) Open the DE2_Default.qpf project located in the \DE2_Default folder. (File menu -> Open Project) 3) Open the Programmer window. (Tools menu -> Programmer) 4) The DE2_Default.sof programming file should be listed. Check the 'Program/Configure' box and set up the JTAG programming hardware connection via the 'Hardware Setup' button. 5) Press 'Start' to start programming. The design should now be programmed and running. User Inputs to the Design ------------------------- None. Compiling the Design -------------------- 1) Launch the Quartus II software. 2) Open the DE2_Default.qpf project located in the \DE2_Default folder. (File menu -> Open Project) 3) Start compilation. (Processing -> Start Compilation) 4) After compilation is finished, you can run the design with the generated SOF file. See 'Running the Design' above.

近期下载者

相关文件


收藏者