gtx_interface_ip

所属分类:VHDL/FPGA/Verilog
开发工具:VHDL
文件大小:1165KB
下载次数:46
上传日期:2016-09-22 09:48:00
上 传 者windycraze
说明:  高速串行设计FPGA-GTX IP设置生成,可动态配置速率2.4Gbps,1.2Gbps,0.6Gbps,自适应链接
(High-speed serial design FPGA-GTX IP settings generated dynamically configurable rate of 2.4Gbps, 1.2Gbps, 0.6Gbps, adaptive link)

文件列表:
gtx_interface_ip\coregen.cgp (239, 2015-06-26)
gtx_interface_ip\coregen.log (331, 2015-06-26)
gtx_interface_ip\create_gtx_interface_ip.tcl (1337, 2015-04-15)
gtx_interface_ip\edit_gtx_interface_ip.tcl (1134, 2015-06-26)
gtx_interface_ip\gtx_interface_ip\doc\v5_gtxwizard_ds601.pdf (163265, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\doc\v5_gtxwizard_ds601.pdf.1 (163265, 2015-04-15)
gtx_interface_ip\gtx_interface_ip\doc\v5_gtxwizard_gsg204.pdf (1675560, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\example_design\frame_check.v (31499, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\example_design\frame_gen.v (15229, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\example_design\gtx_attributes.ucf (21511, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\example_design\gtx_interface_ip_top.ucf (1693, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\example_design\gtx_interface_ip_top.v (61603, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\example_design\tx_sync.v (30218, 2015-04-15)
gtx_interface_ip\gtx_interface_ip\gtx_interface_ip.pf (9503, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\chipscope_project.cpj (183520, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\data_vio.edn (766896, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\data_vio.ncf (58, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\icon.ncf (427, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\icon.ngc (80075, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\ila.ncf (99, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\ila.ngc (305983, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\implement.bat (1633, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\implement.sh (2393, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\implement_synplify.bat (1652, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\implement_synplify.sh (2417, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\shared_vio.ncf (97, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\shared_vio.ngc (116686, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\synplify.prj (1415, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\xst.prj (669, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\implement\xst.scr (1181, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\simulation\demo_tb.v (7384, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\simulation\functional\simulate_isim.bat (1098, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\simulation\functional\simulate_isim.sh (1300, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\simulation\functional\simulate_mti.do (1889, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\simulation\functional\wave_isim.tcl (7268, 2015-06-21)
gtx_interface_ip\gtx_interface_ip\simulation\functional\wave_mti.do (11049, 2015-06-21)
gtx_interface_ip\gtx_interface_ip.gise (1183, 2015-06-26)
gtx_interface_ip\gtx_interface_ip.v (15621, 2015-06-21)
gtx_interface_ip\gtx_interface_ip.veo (7361, 2015-06-21)
... ...

Core name: Xilinx Virtex-5 FPGA GTX Transceiver Wizard Version: 1.7 (Rev 1) Release Date: April 19, 2010 ================================================================================ This document contains the following sections: 1. Introduction 2. New Features 3. Supported Devices 4. Resolved Issues 5. Known Issues 6. Technical Support 7. Core Release History 8. Legal Disclaimer ================================================================================ 1. INTRODUCTION For the most recent updates to the IP installation instructions for this core, please go to: http://www.xilinx.com/ipcenter/coregen/ip_update_install_instructions.htm For system requirements: http://www.xilinx.com/ipcenter/coregen/ip_update_system_requirements.htm This file contains release notes for the Xilinx LogiCORE IP Virtex-5 FPGA GTX Transceiver Wizard v1.7 solution. For the latest core updates, see the product page at: http://www.xilinx.com/products/ipcenter/V5_GTX_Wizard.htm 2. NEW FEATURES - ISE 12.1 software support - Virtex-5 QPro family support - New protocol files added: Aurora ***B/66B, CPRI 3. SUPPORTED DEVICES - xc5vfx30t, xc5vfx70t, xc5vfx100t, xc5vfx130t, xc5vfx200t, xc5vtx150t, xc5vtx240t, xq5vfx70t, xq5vfx100t, xq5vfx130t, xq5vfx200t 4. RESOLVED ISSUES - Fixed CR 481317, 481318, 490884, 532587, 536550, 546917, 686025 5. KNOWN ISSUES The most recent information, including known issues, workarounds, and resolutions for this version is provided in the IP Release Notes Guide located at www.xilinx.com/support/documentation/user_guides/xtp025.pdf 6. TECHNICAL SUPPORT To obtain technical support, create a WebCase at www.xilinx.com/support. Questions are routed to a team with expertise using this product. Xilinx provides technical support for use of this product when used according to the guidelines described in the core documentation, and cannot guarantee timing, functionality, or support of this product for designs that do not follow specified guidelines. 7. CORE RELEASE HISTORY Date By Version Description ================================================================================ 12/18/2012 Xilinx, Inc. 1.7(Rev 1) ISE 14.4 Release 04/19/2010 Xilinx, Inc. 1.7 ISE 12.1 Release 06/24/2009 Xilinx, Inc. 1.6 ISE 11.2 Release, Fabric Clock Correction module 09/18/2008 Xilinx, Inc. 1.5 TXT support, Lane-to-lane Deskew module 06/27/2008 Xilinx, Inc. 1.4 OBSAI, PCIE Gen2, OOBDETECT_THRESHOLD update 04/25/2008 Xilinx, Inc. 1.3 Optimized CDR attributes 03/24/2008 Xilinx, Inc. 1.2 Initial release ================================================================================ 8. Legal Disclaimer (c) Copyright 2007-2010 Xilinx, Inc. All rights reserved. This file contains confidential and proprietary information of Xilinx, Inc. and is protected under U.S. and international copyright and other intellectual property laws. DISCLAIMER This disclaimer is not a license and does not grant any rights to the materials distributed herewith. Except as otherwise provided in a valid license issued to you by Xilinx, and to the maximum extent permitted by applicable law: (1) THESE MATERIALS ARE MADE AVAILABLE "AS IS" AND WITH ALL FAULTS, AND XILINX HEREBY DISCLAIMS ALL WARRANTIES AND CONDITIONS, EXPRESS, IMPLIED, OR STATUTORY, INCLUDING BUT NOT LIMITED TO WARRANTIES OF MERCHANTABILITY, NON- INFRINGEMENT, OR FITNESS FOR ANY PARTICULAR PURPOSE; and (2) Xilinx shall not be liable (whether in contract or tort, including negligence, or under any other theory of liability) for any loss or damage of any kind or nature related to, arising under or in connection with these materials, including for any direct, or any indirect, special, incidental, or consequential loss or damage (including loss of data, profits, goodwill, or any type of loss or damage suffered as a result of any action brought by a third party) even if such damage or loss was reasonably foreseeable or Xilinx had been advised of the possibility of the same. CRITICAL APPLICATIONS Xilinx products are not designed or intended to be fail- safe, or for use in any application requiring fail-safe performance, such as life-support or safety devices or systems, Class III medical devices, nuclear facilities, applications related to the deployment of airbags, or any other applications that could lead to death, personal injury, or severe property or environmental damage (individually and collectively, "Critical Applications"). Customer assumes the sole risk and liability of any use of Xilinx products in Critical Applications, subject only to applicable laws and regulations governing limitations on product liability. THIS COPYRIGHT NOTICE AND DISCLAIMER MUST BE RETAINED AS PART OF THIS FILE AT ALL TIMES.

近期下载者

相关文件


收藏者