PCI_core
pci 

所属分类:VHDL/FPGA/Verilog
开发工具:VHDL
文件大小:26KB
下载次数:3
上传日期:2011-04-25 16:25:18
上 传 者davisleey
说明:  pci代码,此代码仅供参考,不一定适合任何场合
(pci core)

文件列表:
pci_core\pci_core\Blocks\CVS\Entries (49, 2008-06-16)
pci_core\pci_core\Blocks\CVS\Repository (16, 2008-06-16)
pci_core\pci_core\Blocks\CVS\Root (13, 2008-06-16)
pci_core\pci_core\Blocks\CVS (0, 2008-06-16)
pci_core\pci_core\Blocks\pci_parity.vhd (5164, 2001-04-02)
pci_core\pci_core\Blocks (0, 2008-06-16)
pci_core\pci_core\CVS\Entries (61, 2008-06-16)
pci_core\pci_core\CVS\Repository (9, 2008-06-16)
pci_core\pci_core\CVS\Root (13, 2008-06-16)
pci_core\pci_core\CVS (0, 2008-06-16)
pci_core\pci_core\diagrams\CVS\Entries (46, 2008-06-16)
pci_core\pci_core\diagrams\CVS\Repository (18, 2008-06-16)
pci_core\pci_core\diagrams\CVS\Root (13, 2008-06-16)
pci_core\pci_core\diagrams\CVS (0, 2008-06-16)
pci_core\pci_core\diagrams\pci.dia (3694, 2001-02-14)
pci_core\pci_core\diagrams (0, 2008-06-16)
pci_core\pci_core\TestBench\CVS\Entries (52, 2008-06-16)
pci_core\pci_core\TestBench\CVS\Repository (19, 2008-06-16)
pci_core\pci_core\TestBench\CVS\Root (13, 2008-06-16)
pci_core\pci_core\TestBench\CVS (0, 2008-06-16)
pci_core\pci_core\TestBench\pci_parity_tb.vhd (5002, 2001-04-02)
pci_core\pci_core\TestBench (0, 2008-06-16)
pci_core\pci_core\vhdl_behav\CVS\Entries (278, 2008-06-16)
pci_core\pci_core\vhdl_behav\CVS\Repository (20, 2008-06-16)
pci_core\pci_core\vhdl_behav\CVS\Root (13, 2008-06-16)
pci_core\pci_core\vhdl_behav\CVS (0, 2008-06-16)
pci_core\pci_core\vhdl_behav\Ms32pci.vhd (38821, 2001-07-05)
pci_core\pci_core\vhdl_behav\PCI.CMD (2159, 2001-07-05)
pci_core\pci_core\vhdl_behav\Pci_lib.vhd (34350, 2001-07-05)
pci_core\pci_core\vhdl_behav\Test_pci.vhd (8791, 2001-07-05)
pci_core\pci_core\vhdl_behav\Tg32pci.vhd (68065, 2001-07-10)
pci_core\pci_core\vhdl_behav (0, 2008-06-16)
pci_core\pci_core (0, 2008-06-16)
pci_core (0, 2008-06-16)

This models are written in VHDL! Author is Ovidiu Lupas! MASTER model generates PCI compliant signals checks Target signal compliance with PCI checks data received from Target for correctness generates assertion reports if Target signals are not PCI compliant TARGET model generates PCI compliant signals checks Master signal compliance with PCI checks data received from Master for correctness generates assertion reports if Master signals are not PCI compliant Description The models are boardlevel simulation models and are useful in the testing phase of the PCI cores design. The models are 32 bit, 33 MHz PCI compliant but are easy upgradable to *** bit, 66 MHz. The models are free; you can redistribute them and/or modify them under the terms of the GNU General Public License as published by the Free Software Foundation; either version 2 of the License, or (at your option) any later version. The models are distributed in the hope that they will be useful, but WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for more details. Current Status: design is available in VHDL from OpenCores CVS via cvsweb documentation will be available in short time if needed, easy upgradable to *** bit, 66 MHz

近期下载者

相关文件


收藏者