16QAM_verilog

所属分类:Modem编程
开发工具:Others
文件大小:732KB
下载次数:25
上传日期:2011-07-21 15:18:25
上 传 者uestcfc
说明:  使用Verilog实现全数字的16QAM调制器,假设载波的频率为1MHz,数据比特率为100kbit/s.包括源代码和testbench
(use verilog to realize 16qam,carrier frequency is 1MHz,data rate is 100kbit/s.including source code and testbench)

文件列表:
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.asy (696, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.edn (284230, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.sym (1116, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.v (84743, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.veo (3077, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.vhd (79668, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.vho (3589, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam.xco (1709, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam_flist.txt (200, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam_SINCOS_TABLE_TRIG_ROM.mif (69632, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\ddsqam_xmdf.tcl (3170, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\qam16.v (4531, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\qam16_right_prj.ise (185477, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\qam16_right_prj.restore (53099, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\qam16_summary.html (3204, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\qam16_tb.fdo (462, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\qam16_tb.udo (111, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\qam16_tb.v (3775, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\qam16_tb_wave.fdo (148, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\templates\coregen.xml (1641, 2011-07-13)
16QAM调制的Verilog实现\qam16_right_prj\transcript (97137, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\vsim.wlf (622592, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\wave.do (532, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\ddsqam\verilog.asm (302840, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\ddsqam\verilog.rw (124562, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\ddsqam\_primary.dat (48686, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\ddsqam\_primary.dbs (134110, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\ddsqam\_primary.vhd (468, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\glbl\verilog.asm (9640, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\glbl\verilog.rw (3836, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\glbl\_primary.dat (1093, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\glbl\_primary.dbs (1706, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\glbl\_primary.vhd (172, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\qam16\verilog.asm (19656, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\qam16\verilog.rw (4363, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\qam16\_primary.dat (4127, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\qam16\_primary.dbs (7535, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\qam16\_primary.vhd (321, 2011-07-14)
16QAM调制的Verilog实现\qam16_right_prj\work\qam16_tb\verilog.asm (18464, 2011-07-14)
... ...

The following files were generated for 'ddsqam' in directory E:\HDL_Program\Verilog\DPD_related\qam16_yinweiqiu\qam16_right_prj: ddsqam.asy: Graphical symbol information file. Used by the ISE tools and some third party tools to create a symbol representing the core. ddsqam.edn: Electronic Data Netlist (EDN) file containing the information required to implement the module in a Xilinx (R) FPGA. ddsqam.sym: Please see the core data sheet. ddsqam.v: Verilog wrapper file provided to support functional simulation. This file contains simulation model customization data that is passed to a parameterized simulation model for the core. ddsqam.veo: VEO template file containing code that can be used as a model for instantiating a CORE Generator module in a Verilog design. ddsqam.vhd: VHDL wrapper file provided to support functional simulation. This file contains simulation model customization data that is passed to a parameterized simulation model for the core. ddsqam.vho: VHO template file containing code that can be used as a model for instantiating a CORE Generator module in a VHDL design. ddsqam.xco: CORE Generator input file containing the parameters used to regenerate a core. ddsqam_SINCOS_TABLE_TRIG_ROM.mif: Memory Initialization File which is automatically generated by the CORE Generator System for some modules when a simulation flow is specified. A MIF data file is used to support HDL functional simulation of modules which use arrays of values. ddsqam_flist.txt: Text file listing all of the output files produced when a customized core was generated in the CORE Generator. ddsqam_readme.txt: Text file indicating the files generated and how they are used. ddsqam_xmdf.tcl: ISE Project Navigator interface file. ISE uses this file to determine how the files output by CORE Generator for the core can be integrated into your ISE project. Please see the Xilinx CORE Generator online help for further details on generated files and how to use them.

近期下载者

相关文件


收藏者