DWT_demo

所属分类:matlab编程
开发工具:matlab
文件大小:5563KB
下载次数:24
上传日期:2013-03-16 12:01:00
上 传 者SARANGAA
说明:  3D DWT USING SIMULINK

文件列表:
DWT_demo (0, 2011-11-26)
DWT_demo\.lso (6, 2010-04-10)
DWT_demo\SVGA_TIMING_GENERATION.v (7221, 2010-04-11)
DWT_demo\SVGA_TIMING_GENERATION_summary.html (3204, 2010-06-25)
DWT_demo\_impact.cmd (60, 2011-11-26)
DWT_demo\_impact.log (2889, 2011-11-26)
DWT_demo\_ngo (0, 2011-11-26)
DWT_demo\_ngo\netlist.lst (187, 2011-11-26)
DWT_demo\_pace.ucf (1226, 2009-09-15)
DWT_demo\_xmsgs (0, 2011-11-26)
DWT_demo\_xmsgs\bitgen.xmsgs (1163, 2011-11-26)
DWT_demo\_xmsgs\map.xmsgs (1669, 2011-11-26)
DWT_demo\_xmsgs\ngdbuild.xmsgs (5057, 2011-11-26)
DWT_demo\_xmsgs\par.xmsgs (1502, 2011-11-26)
DWT_demo\_xmsgs\trce.xmsgs (1029, 2011-11-26)
DWT_demo\_xmsgs\xst.xmsgs (141641, 2011-11-26)
DWT_demo\blk_mem_gen_ds512.pdf (1257529, 2010-07-16)
DWT_demo\coregen.cgp (520, 2010-04-16)
DWT_demo\coregen.log (0, 2010-04-16)
DWT_demo\coregen.rsp (247, 2010-04-16)
DWT_demo\dcman.tfi (190, 2010-04-10)
DWT_demo\dcman.v (2861, 2011-11-26)
DWT_demo\dcman.xaw (3124, 2010-07-16)
DWT_demo\dcman_arwz.ucf (686, 2011-11-26)
DWT_demo\device_usage_statistics.html (53410, 2011-11-26)
DWT_demo\dwt.udo (106, 2010-05-03)
DWT_demo\dwt.v (4588, 2010-04-11)
DWT_demo\dwt_2d.udo (109, 2010-05-03)
DWT_demo\dwt_2d_wave.fdo (146, 2010-05-03)
DWT_demo\dwt_wave.fdo (143, 2010-05-03)
DWT_demo\ieee_rom.asy (619, 2010-06-25)
DWT_demo\ieee_rom.mif (260000, 2010-06-25)
DWT_demo\ieee_rom.ngc (117504, 2010-06-25)
DWT_demo\ieee_rom.v (4631, 2010-06-25)
DWT_demo\ieee_rom.veo (3089, 2010-06-25)
DWT_demo\ieee_rom.vhd (5145, 2010-06-25)
DWT_demo\ieee_rom.vho (3590, 2010-06-25)
DWT_demo\ieee_rom.xco (2300, 2010-06-25)
DWT_demo\ieee_rom_blk_mem_gen_v2_7_xst_1.ngc_xst.xrpt (3868, 2010-06-25)
DWT_demo\ieee_rom_flist.txt (248, 2010-06-25)
... ...

The following files were generated for 'ram' in directory C:\Documents and Settings\admin\Desktop\image_inte: ram.asy: Graphical symbol information file. Used by the ISE tools and some third party tools to create a symbol representing the core. ram.ngc: Binary Xilinx implementation netlist file containing the information required to implement the module in a Xilinx (R) FPGA. ram.sym: Please see the core data sheet. ram.v: Verilog wrapper file provided to support functional simulation. This file contains simulation model customization data that is passed to a parameterized simulation model for the core. ram.veo: VEO template file containing code that can be used as a model for instantiating a CORE Generator module in a Verilog design. ram.vhd: VHDL wrapper file provided to support functional simulation. This file contains simulation model customization data that is passed to a parameterized simulation model for the core. ram.vho: VHO template file containing code that can be used as a model for instantiating a CORE Generator module in a VHDL design. ram.xco: CORE Generator input file containing the parameters used to regenerate a core. ram_blk_mem_gen_v2_7_xst_1.ngc_xst.xrpt: Please see the core data sheet. ram_flist.txt: Text file listing all of the output files produced when a customized core was generated in the CORE Generator. ram_readme.txt: Text file indicating the files generated and how they are used. ram_xmdf.tcl: ISE Project Navigator interface file. ISE uses this file to determine how the files output by CORE Generator for the core can be integrated into your ISE project. Please see the Xilinx CORE Generator online help for further details on generated files and how to use them.

近期下载者

相关文件


收藏者