re32

所属分类:通讯编程
开发工具:matlab
文件大小:93KB
下载次数:4
上传日期:2008-10-16 17:23:52
上 传 者reddeath
说明:  matlab通过SG仿真重采样的代码,适合于192结的重采样点
(matlab simulation through SG resampling code, suitable for 192 points, resampling the knot)

文件列表:
re32\frac_resampler_up_v2.mdl (235565, 2007-03-02)
re32\frac_resampler_dn_v2.mdl (285050, 2008-04-10)
re32\dn_v2.mdl (248372, 2008-04-10)
re32\dn_v21.mdl (251683, 2008-04-10)
re32 (0, 2008-04-10)

The fractional upsampler design in SysGen 9.1i is a fully parallel implementation of a fractional upsampler. The implementation has been designed in a general way so that it can be targeted to the widest range of devices. However, with some small modifications, DSP48(E) blocks can be substituted for generic multipliers and adders in the filter section of the design to obtain a higher performance version for Virtex-4 and Virtex-5 devices. The design enables the input signal to be interpolated by any fractional number between 1.0 and 128.0, inclusive. In fact, the highest interpolation rate can be increased to 1024 (by changing a parameter in the InitFcn call) without significantly increasing required device resources. The interpolation rate is 128 (or max. interpolation rate set by the parameter) divided by whatever value is present on the 'L' input to the module. 'L' can be changed on the fly, which allows continously variable interpolation rates. The parameters of the design are set in the InitFcn callback in Model Properties and can be changed to adapt the design for different input bit widths, coefficent bit widths, filter lengths, etc.

近期下载者

相关文件


收藏者